# Throughput-Optimized OpenCL-based FPGA Accelerator for Large-Scale Convolutional Neural Networks

Naveen Suda, Vikas Chandra\*, Ganesh Dasika\*, Abinash Mohanty, Yufei Ma, Sarma Vrudhula, Jae-sun Seo, Yu Cao. Arizona State University. \*ARM Research.

#### **Outline**

#### Introduction

- Convolutional Neural Networks (CNNs)
- Challenges in hardware implementation

#### End-to-end FPGA accelerator for CNNs

- Fixed-point operations
- Parameterized CNN layers in OpenCL

#### Optimization framework

- Performance and resource utilization models
- Results: AlexNet and VGG-16 CNN models

#### Conclusion

# **Convolutional Neural Networks (CNN)**

- Feed-forward neural networks inspired from visual cortex
- Multi-layer feature extraction and classification

#### Applications

- Image/video classification, face detection, gesture detection
- Autonomous driving, speech recognition
- Tools: Caffe, Torch, Theano, TensorFlow, CNTK, ...



Image from: http://deeplearning.net/tutorial/lenet.html

## **CNNs for Image Classification**

#### ImageNet Challenge

- 1000 output classes.
- Dataset: 1.2M training + 50k
   validation + 100k test images
- CNNs: winners since 2012
- AlexNet [1] CNN: 2012
  - 8 layers, 1.46 GOP/image
  - Top-5 Accuracy : 84.7%
- VGG [2] CNN: 2014
  - 16-19 layers, 30.9 GOP/image
  - Top-5 Accuracy : 92.6%



<sup>[1]</sup> A. Krizhevsky, et al. ImageNet classification with deep convolutional neural networks. NIPS 2012

<sup>[2]</sup> K. Simonyan, et al. Very deep convolutional networks for large-scale image recognition. ICLR 2015.

#### **CNN Accelerators**

- GPUs (fast) high power consumption (~200W)
- ASIC (energy efficient) less flexibility
- FPGA / SoC (FPGA + embedded CPU)
  - Generic CNN accelerators: optimize compute or memory [1]-[3]
  - Balance compute + memory access: AlexNet convolution layers [4]
- Contribution: End-to-end large-scale CNN accelerator on FPGA
  - Design space exploration to maximize throughput
- [1] Farabet, et al. Hardware accelerated convolutional neural networks for synthetic vision systems. *ISCAS* 2010
- [2] M. Peemen, et al. Memory-centric accelerator design for convolutional neural networks. *ICCD* 2013
- [3] V. Gokhale, et al. A 240 G-ops/s mobile coprocessor for deep neural networks. *CVPR Workshops*, 2014.
- [4] C. Zhang, et al. Optimizing FPGA-based accelerator design for deep convolutional neural networks. ISFPGA 2015

## Challenges in FPGA Implementation

#### Large number of computations

- AlexNet CNN (2012): 1.46 GOP/image
- VGG-16 CNN (2014): 30.9 GOP/image
- Solution: Parallel computational resources

#### Limited FPGA resources

- No. of CNN layers: 8 152 with different dimensions
- Solution: Run-time scalable hardware modules

#### Huge models

- AlexNet: ~240MB: VGG-16: ~550MB
- Solution: Reduced precision weights & data reuse

# **OpenCL Framework**



 Features enabling acceleration: loop unrolling, SIMD factor, compute unit replication, local memory usage.

## **CNN Operations**



- Convolution: 3-D multiply and accumulate operations
- Pooling: max/average of a window
- Normalization: normalize based on neighboring neurons
- Classification: multiply and accumulate operations
- Activation function: y=max(x,0)

## **Accuracy-Precision Study**



Intermediate layer data (Neurons): 16-bit precision

### 3-D Convolution as Matrix Mult.



K. Chellapilla, et al. High performance convolutional neural networks for document processing. IWFHR 2006

# **Accelerating Convolution in OpenCL**



- N<sub>conv</sub> MAC operations in parallel: (loop unroll)
- Different feature dimensions: zero-pad to multiple of N<sub>conv</sub>
- SIMD vectorization factor: S<sub>conv</sub>
- Acceleration factor: N<sub>conv</sub>\*S<sub>conv</sub>
- Design knobs for acceleration: (N<sub>conv</sub>, S<sub>conv</sub>)

# Normalization – PWL Approximation

$$out(f_o, x, y) = \frac{in(f_o, x, y)}{\left(1 + \frac{\alpha}{K} \sum_{f_i = f_o - K/2}^{f_o + K/2} in^2(f_i, x, y)\right)^{\beta}}$$

- Resource expensive exponent operation
- Piece-wise linear approximation
- Floating point implementation
  - Sum of squares operation only
- Design variable for acceleration:
   N<sub>NORM</sub> (loop unroll factor)





# **Pooling & Inner Product**

Pooling:

$$out(f_o, x, y) = \max/\text{average}\left(in(f_o, x + k_x, y + k_y)\right)$$

$$0 \le (k_x, k_y) < K$$

- Design variable for acceleration: N<sub>POOL</sub> (loop unroll factor)
- Classification or inner-product or fully-connected layer

$$out(f_o) = \sum_{f_i=0}^{N_{if}} wt(f_o, f_i) \times in(f_i)$$

- Design variable for acceleration: N<sub>FC</sub> (loop unroll factor)
- Limited by external memory bandwidth

# **Optimization Framework**

#### **Target**

Find optimal values for (N<sub>CONV</sub>, S<sub>CONV</sub>, N<sub>NORM</sub>, N<sub>POOL</sub>, N<sub>FC</sub>)
 that maximize throughput of FPGA accelerator.

#### **Problem Formulation**

$$\begin{aligned} & \text{Minimize} \sum_{i=0}^{TL} runtime_i (N_{CONV}, S_{CONV}, N_{NORM}, N_{POOL}, N_{FC}) : \textbf{Performance Model} \\ & \text{Subject to} \sum_{j=0}^{L} DSP_j \leq DSP_{MAX} \\ & \sum_{j=0}^{L} Memory_j \leq Memory_{MAX} \\ & \sum_{j=0}^{L} Logic_j \leq Logic_{MAX} \end{aligned} \end{aligned} \qquad \begin{aligned} & \textbf{Resource Utilization Model} \\ & \textbf{(FPGA - specific)} \end{aligned}$$

# **Performance Modeling**

Analytical models for performance

$$Convolution \ Execution \ time_i = \frac{No. \ of \ Convolution \ Ops_i}{N_{CONV} \times S_{CONV} \times Frequency}$$

No. of Convolution Ops<sub>i</sub>

=  $PAD_{NCONV}$  (Conv filter dimensions × No. of input features)

 $\times PAD_{NCONV}$  (No. of output features)

 $\times PAD_{NCONV}$  (output feature dimensions)



#### Model vs. Measured Performance



- Non-monotonic behavior because of zero-padding
  - Require global search techniques

# **Performance Modeling**

Other CNN layers: pooling, normalization, classification

$$Execution \ time_{i} = \frac{\#Operations_{i}}{Unroll \ factor \times Frequency}$$



- Classification layers (FC): limited by memory bandwidth
  - Hardware specification defines upper limit for N<sub>FC</sub>

#### **FPGA Resource Utilization Models**

- Optimizations in HLS tools : difficult to analytically model
  - Loop pipelining
  - Memory coalescing
- Linear regression models: DSP blocks, logic elements and on-chip memory resources



## **Optimization Setup**

- Genetic algorithm in Matlab global optimization toolbox
  - Objective function : Performance models (CNN-specific)
  - Integer variables : (N<sub>CONV</sub>, S<sub>CONV</sub>, N<sub>NORM</sub>, N<sub>POOL</sub>, N<sub>FC</sub>)
  - Constraints: Resource utilization models (FPGA-specific)
- Altera OpenCL compiler constraints
  - **S**<sub>CONV</sub>: 1, 2, 4, 8 or 16
  - $N_{CONV} = N^*S_{CONV}$  (N : integer)



#### **FPGA Hardware**

| Specification   | P395-D8        | DE5-Net        |
|-----------------|----------------|----------------|
| FPGA            | Stratix-V GSD8 | Stratix-V GXA7 |
| Logic elements  | 695K           | 622K           |
| DSP blocks      | 1,963          | 256            |
| M20K RAMs       | 2,567          | 2,560          |
| External memory | 4× 8GB DDR3    | 2× 2GB DDR3    |



P395-D8 board with Altera Stratix-V GSD8 FPGA

## **Optimization Progress**



| AlexNet on DE5-Net    | Α        | В       | С       |
|-----------------------|----------|---------|---------|
| Exec. time (model)    | 120.6 ms | 54.3 ms | 46.1 ms |
| Exec. time (measured) | 117.7 ms | 52.6 ms | 45.7 ms |
| Logic elements        | 158k     | 152k    | 153k    |
| M20K memory blocks    | 1,439    | 1,744   | 1,673   |
| DSP blocks            | 164      | 234     | 246     |

Designs with similar hardware utilizations - significant performance gap

# **Experimental Results**

| Parameter         | P395-D8 board |        | DE5-Net board |        |
|-------------------|---------------|--------|---------------|--------|
|                   | AlexNet       | VGG-16 | AlexNet       | VGG-16 |
| N <sub>CONV</sub> | 64            | 64     | 32            | 64     |
| S <sub>CONV</sub> | 8             | 8      | 4             | 2      |
| N <sub>NORM</sub> | 2             | -      | 2             | -      |
| N <sub>POOL</sub> | 1             | 1      | 1             | 1      |
| N <sub>FC</sub>   | 71            | 64     | 32            | 30     |

|         | Hardware      | Classification time/image (ms) | Throughput<br>(GOPS) |     |
|---------|---------------|--------------------------------|----------------------|-----|
|         | P395-D8       | 20.1                           | 72.4                 |     |
| AlexNet | DE5-Net       | 45.7                           | 31.8                 | .5x |
|         | CPU (i5-4590) | 191.9                          | 7.6                  |     |
|         | P395-D8       | 262.9                          | 117.8                |     |
| VGG-16  | DE5-Net       | 651.2                          | 47.5 <b>5</b>        | .5x |
|         | CPU (i5-4590) | 1437.2                         | 21.5                 |     |

### **AlexNet Utilization & Performance**



No. of DSP blocks highly impacts accelerator throughput

# **Accuracy Comparison**

| Accuracy | Full precision in Caffe tool |        | Fixed-point FPGA implementation |        |
|----------|------------------------------|--------|---------------------------------|--------|
|          | Top-1                        | Top-5  | Top-1                           | Top-5  |
| AlexNet  | 56.82%                       | 79.95% | 55.41%                          | 78.98% |
| VGG      | 68.35%                       | 88.44% | 66.58%                          | 87.48% |

- Accuracy measured with 50K ImageNet validation images
- Accuracy degradation: <2% for top-1; <1% for top-5</p>
  - Limited precision weights
  - Fixed point operations
  - Approximation in normalization function

# Comparison

|            | [1] ICCD '13         | [2] FPGA '15           | This work                                         | This work                                          |
|------------|----------------------|------------------------|---------------------------------------------------|----------------------------------------------------|
| FPGA       | Virtex-6<br>VLX240T  | Virtex-7<br>VX485T     | Stratix-V<br>GSD8                                 | Stratix-V<br>GSD8                                  |
| Frequency  | 150 MHz              | 100 MHz                | 140 MHz                                           | 120 MHz                                            |
| CNN size   | 2.74 GMAC            | AlexNet<br>1.33 GOP    | AlexNet<br>1.46 GOP                               | VGG-16<br>30.9 GOP                                 |
| Precision  | fixed                | float (32b)            | fixed (8-16b)                                     | fixed (8-16b)                                      |
| Throughput | 17 GOPS <sup>b</sup> | 61.6 GOPS <sup>a</sup> | 126.6 GOPS <sup>a</sup><br>72.4 GOPS <sup>b</sup> | 136.5 GOPS <sup>a</sup><br>117.8 GOPS <sup>b</sup> |

<sup>&</sup>lt;sup>a</sup> convolution operations only <sup>b</sup> all operations for image classification

1 GMAC = 2 GOP

<sup>[1]</sup> M. Peemen, et al. Memory-centric accelerator design for convolutional neural networks. In *ICCD* 2013. [2] C. Zhang, et al. Optimizing FPGA-based accelerator design for deep convolutional neural networks. In *ACM ISFPGA* 2015.

# **Summary**

- OpenCL based FPGA accelerator for CNNs
  - Fixed point operations on reduced precision weights
  - Parameterized design variables for acceleration
- Optimization strategy to maximize system throughput
  - Genetic algorithm on performance and utilization models
- End-to-end ImageNet classification demonstrated
  - AlexNet, VGG-16 on two Altera Stratix-V FPGA boards
  - AlexNet: 72.4 GOPS, VGG-16: 117.8 GOPS

#### Future directions:

- Optimizing pipelined CNN stages for batch processing
- Running compressed network with sparse matrix operations

#### **Demo: AlexNet on FPGA**



Running on P395-D8 FPGA board

# Thank you!

**Q & A**